update=Wed 01 May 2019 02:18:33 PM CEST version=1 last_client=kicad [general] version=1 RootSch= BoardNm= [cvpcb] version=1 NetIExt=net [eeschema] version=1 LibDir= [eeschema/libraries] [pcbnew] version=1 PageLayoutDescrFile= LastNetListRead= CopperLayerCount=2 BoardThickness=1.6 AllowMicroVias=0 AllowBlindVias=0 RequireCourtyardDefinitions=0 ProhibitOverlappingCourtyards=1 MinTrackWidth=0.157 MinViaDiameter=0.4 MinViaDrill=0.3 MinMicroViaDiameter=0.2 MinMicroViaDrill=0.09999999999999999 MinHoleToHole=0.25 TrackWidth1=0.157 TrackWidth2=0.157 TrackWidth3=0.2 TrackWidth4=0.4 TrackWidth5=0.6 TrackWidth6=0.8 ViaDiameter1=0.6 ViaDrill1=0.3 ViaDiameter2=0.6 ViaDrill2=0.3 dPairWidth1=0.2 dPairGap1=0.25 dPairViaGap1=0.25 SilkLineWidth=0.09999999999999999 SilkTextSizeV=0.7 SilkTextSizeH=0.7 SilkTextSizeThickness=0.09999999999999999 SilkTextItalic=0 SilkTextUpright=1 CopperLineWidth=0.09999999999999999 CopperTextSizeV=1.5 CopperTextSizeH=1.5 CopperTextThickness=0.3 CopperTextItalic=0 CopperTextUpright=1 EdgeCutLineWidth=0.05 CourtyardLineWidth=0.05 OthersLineWidth=0.15 OthersTextSizeV=1 OthersTextSizeH=1 OthersTextSizeThickness=0.15 OthersTextItalic=0 OthersTextUpright=1 SolderMaskClearance=0.051 SolderMaskMinWidth=0.25 SolderPasteClearance=0 SolderPasteRatio=-0 [pcbnew/Netclasses] [pcbnew/Netclasses/1] Name=signal Clearance=0.157 TrackWidth=0.157 ViaDiameter=0.6 ViaDrill=0.3 uViaDiameter=0.3 uViaDrill=0.1 dPairWidth=0.2 dPairGap=0.25 dPairViaGap=0.25