1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
34
35
36
37
38
39
40
41
42
43
44
45
46
47
48
49
50
51
52
53
54
55
56
57
58
59
60
61
62
63
64
65
66
67
68
69
70
71
72
73
74
75
76
77
78
79
80
81
82
83
84
85
86
87
88
89
90
91
92
93
94
95
96
97
98
99
100
101
102
103
104
105
106
107
108
109
110
111
112
113
114
115
116
117
118
119
120
121
122
123
124
125
126
127
128
129
130
131
132
133
134
135
136
137
138
139
140
141
142
143
144
145
146
147
148
149
150
151
152
153
154
155
156
157
158
159
160
161
162
163
164
165
166
167
168
169
170
171
172
173
174
175
176
177
178
179
180
181
182
183
184
|
/* Library for SPI flash 25* devices.
* Copyright (c) 2014 Multi-Tech Systems
*
* Permission is hereby granted, free of charge, to any person obtaining a copy
* of this software and associated documentation files (the "Software"), to deal
* in the Software without restriction, including without limitation the rights
* to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
* copies of the Software, and to permit persons to whom the Software is
* furnished to do so, subject to the following conditions:
*
* The above copyright notice and this permission notice shall be included in
* all copies or substantial portions of the Software.
*
* THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
* IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
* FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL THE
* AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
* LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
* OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
* SOFTWARE.
*/
enum {
WRITE_ENABLE = 0x06,
WRITE_DISABLE = 0x04,
READ_IDENTIFICATION = 0x9F,
READ_STATUS = 0x05,
WRITE_STATUS = 0x01,
READ_DATA = 0x03,
READ_DATA_FAST = 0x0B,
PAGE_PROGRAM = 0x02,
SECTOR_ERASE = 0xD8,
BULK_ERASE = 0xC7,
DEEP_POWER_DOWN = 0xB9,
DEEP_POWER_DOWN_RELEASE = 0xAB,
};
enum {
STATUS_SRWD = 0x80, // 0b 1000 0000
STATUS_BP2 = 0x10, // 0b 0001 0000
STATUS_BP1 = 0x08, // 0b 0000 1000
STATUS_BP0 = 0x04, // 0b 0000 0100
STATUS_WEL = 0x02, // 0b 0000 0010
STATUS_WIP = 0x01, // 0b 0000 0001
};
static void enable_write(struct spi_flash_if *spif);
static void wait_for_write(struct spi_flash_if *spif);
#define low_byte(x) (x&0xff)
#define mid_byte(x) ((x>>8)&0xff)
#define high_byte(x) ((x>>16)&0xff)
void spif_init(struct spi_flash_if *spif, uint32_t spi_base, void (*cs)(bool val)) {
spif->spi_base = spi_base;
spif->cs = cs;
spi_reset(spif->spi_base);
spi_init_master(spif->spi_base,
SPI_CR1_BAUDRATE_FPCLK_DIV_1,
SPI_CR1_CPOL_CLK_TO_1_WHEN_IDLE,
CPI_CR1_CPHA_CLK_TRANSITION_2,
SPI_CR1_DFF_8BIT,
CPI_CR1_MSBFIRST);
spi_enable_software_slave_management(spif->spi_base);
spi_set_nss_high(spif->spi_base);
spi_enable(spif->spi_base);
spif->cs(0)
spi_send(spif->spi_base, READ_IDENTIFICATION);
spif->id.mfg_id = spi_read(SPI1);
spif->id.type = spi_read(SPI1);
spif->id.size = 1<<spi_read(SPI1);
spif->cs(1)
}
void spif_read(struct spi_flash_if *spif, int addr, int len, char* data) {
spif_enable_write(spif);
spif->cs(0)
spi_write(spif->spi_base, READ_DATA);
spi_write(spif->spi_base, high_byte(addr));
spi_write(spif->spi_base, mid_byte(addr));
spi_write(spif->spi_base, low_byte(addr));
for (size_t i = 0; i < len; i++)
data[i] = spi_read(spif->spi_base);
spif->cs(1);
}
void spif_write(spi_flash_if *spif, size_t addr, size_t len, const char* data) {
size_t written = 0;
size_t write_size = 0;
while (written < len) {
write_size = _page_size - ((addr + written) % _page_size);
if (written + write_size > len) {
write_size = len - written;
}
write_page(addr + written, write_size, data + written);
written += write_size;
}
}
uint8_t spif_read_status(spi_flash_if *spif) {
spif->cs(0);
spi_write(spif->spi_base, READ_STATUS);
uint8_t status = spi_read(spif->spi_base);
spif->cs(1);
return status;
}
void spif_clear_sector(spi_flash_if *spif, size_t addr) {
spif_enable_write(spif);
spif->cs(0);
spi_write(spif->spi_abse, SECTOR_ERASE);
spi_write(spif->spi_abse, high_byte(addr));
spi_write(spif->spi_abse, mid_byte(addr));
spi_write(spif->spi_abse, low_byte(addr));
spif->cs(1);
wait_for_write(spif);
}
void spif_clear_mem(spi_flash_if *spif) {
spif_enable_write(spif);
spif->cs(0);
spi_write(spif->spi_base, BULK_ERASE);
spif->cs(1);
spif_wait_for_write(spif);
}
void spif_write_page(struct spi_flash_if *spif, size_t addr, size_t len, const char* data) {
spif_enable_write();
spif->cs(0);
spi_write(spif->base, PAGE_PROGRAM);
spi_write(spif->base, high_byte(addr));
spi_write(spif->base, mid_byte(addr));
spi_write(spif->base, low_byte(addr));
for (int i = 0; i < len; i++) {
spi_write(spif->spi_base, data[i]);
}
spif->cs(1);
spif_wait_for_write(spif);
}
static void spif_enable_write(struct spi_flash_if *spif) {
spif->cs(0);
spi_write(spif->spi_base, WRITE_ENABLE);
spif->cs(1);
}
static void spif_wait_for_write(struct spi_flash_if *spif) {
while (spif_read_status(spif) & STATUS_WIP)
for (int i = 0; i < 800; i++)
;
}
void spif_deep_power_down(struct spi_flash_if *spif) {
spif->cs(0);
spi_write(spif->spi_base, DEEP_POWER_DOWN);
spif->cs(1)
}
void spif_wakeup(struct spi_flash_if *spif) {
spif->cs(0);
spi_write(spif->spi_base, DEEP_POWER_DOWN_RELEASE);
spif->cs(1)
}
|